Qureos

FIND_THE_RIGHTJOB.

Design Verification Engineer- Display Interface Protocol Specialist

JOB_REQUIREMENTS

Hires in

Not specified

Employment Type

Not specified

Company Location

Not specified

Salary

Not specified

We are seeking a highly skilled Design Verification Engineer with more than 5 years of experience, specializing in Display Interface protocols – specifically Display Port (DP/eDP) IP and subsystem verification, to join our innovative team. The ideal candidate will have a strong background in verification methodologies, expertise in System Verilog (SV) programming & UVM Methodology, excellent problem-solving skills, and the ability to work collaboratively in a fast-paced environment. Key Responsibilities: Develop and implement comprehensive verification plans for DP/eDP and DP Tunnelling over USB4 IP and Subsystems. Create and maintain testbenches using System Verilog and UVM methodology. Perform functional verification of RTL designs, including simulation, debugging, and coverage analysis. Collaborate with designers and other cross-functional teams to understand design specifications and requirements for IP and subsystems. Identify and resolve design and verification issues, ensuring high-quality and robust designs. Generate and analyze verification metrics to track progress and ensure coverage goals are met. Participate in design and verification reviews, providing technical expertise and insights. Stay updated with the latest verification technologies and methodologies and apply them to improve verification efficiency and effectiveness. Mentor junior verification engineers and provide technical guidance.
Bachelor's or Master's degree in Electrical/Electronics Engineering, Computer Engineering, or a related field. 5+ years of experience in design verification, with a focus on display protocols such as DP, eDP, HDMI, and related IP verification. Knowledge of USB4 and any other memory protocols is a plus. Proficiency in verification languages and methodologies, such as System Verilog, UVM, and other industry-standard tools. Strong understanding of digital design concepts, RTL coding, and simulation. Experience with scripting languages (e.g., Python, Perl, Tcl) for automation and tool integration. Excellent problem-solving skills and attention to detail. Strong communication and teamwork skills, with the ability to work effectively in a collaborative environment. Proven track record of successfully verifying complex IP blocks and subsystems.

© 2025 Qureos. All rights reserved.