The world is transforming - and so is Intel. Intel is a company of bold and curious inventors and problem solvers who create some of the most astounding technology advancements and experiences in the world. With a legacy of relentless innovation and a commitment to bring smart, connected devices to every person on Earth, our diverse and brilliant teams are continually searching for tomorrow's technology and revel in the challenge that changing the world for the better brings. We work every single day to design and manufacture silicon products that empower people's digital lives.
Your role will be in the simulation, design and development of DFB lasers, and integrating them into advanced silicon photonic transmitter chips.
Primary duties and responsibilities:
- Laser design, layout and analysis of laser test structures, and collaborate on the final integration into silicon photonic products.
- Work with the product team you will integrate laser designs into final products, analyze data from testing, identifies performance gaps, and drives improvement paths.
- Communicate effectively and present your findings will be vital in fostering clarity and alignment across diverse engineering disciplines.
You must possess the below minimum qualifications to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates. Experience listed below would be obtained through a combination of your degree, research and or relevant previous job and or internship experiences.
Minimum Qualifications:
Master's degree in Electrical Engineering, Physics or related field and 4+ years or PhD in Electrical Engineering, Physics or related field and 2+ years of relevant experience in required skills section.
Required skills:
- Experience in design, simulation, and analysis of distributed feedback lasers, including InP epi design and optimization.
Industrial experience developing InP based lases including designs that have been taken though product qualification and are in high volume manufacturing.
Preferred Qualifications:
- Experience in designing test chips using Schematic Driven Layout.
- Experience in JMP or other statistical data analysis software.
Matlab programing.
Experienced Hire
Shift 1 (United States of America)
US, California, Santa Clara
At the Data Center Group (DCG), we're committed to delivering exceptional products and delighting our customers. We offer both broad-market Xeon-based solutions and custom x86-based products, ensuring tailored innovation for diverse needs across general-purpose compute, web services, HPC, and AI-accelerated systems. Our charter encompasses defining business strategy and roadmaps, product management, developing ecosystems and business opportunities, delivering strong financial performance, and reinvigorating x86 leadership. Join us as we transform the data center segment through workload driven leadership products and close collaboration with our partners.
All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.
N/A
We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock bonuses, and benefit programs which include health, retirement, and vacation. Find out more about the benefits of working at Intel .
Annual Salary Range for jobs which could be performed in the US: $164,470.00-232,190.00 USD
The range displayed on this job posting reflects the minimum and maximum target compensation for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific compensation range for your preferred location during the hiring process.
Work Model for this Role
This role will require an on-site presence. * Job posting details (such as work model, location or time type) are subject to change.
ADDITIONAL INFORMATION: Intel is committed to Responsible Business Alliance (RBA) compliance and ethical hiring practices. We do not charge any fees during our hiring process. Candidates should never be required to pay recruitment fees, medical examination fees, or any other charges as a condition of employment. If you are asked to pay any fees during our hiring process, please report this immediately to your recruiter.